Question

ECL is a saturating logic.

a.

True

b.

False

c.

May be True or False

d.

Can't say

Answer: (b).False

Interact with the Community - Share Your Thoughts

Uncertain About the Answer? Seek Clarification Here.

Understand the Explanation? Include it Here.

Q. ECL is a saturating logic.

Similar Questions

Explore Relevant Multiple Choice Questions (MCQs)

Q. The resolution of 4 bit counting ADC is 0.5 volt, for an Analog input of 6.6 volts. The digital output of ADC will be

Q. 9's complement of 12₁₀ is

Q. The minterm designation for ABCD is

Q. Read the following statements

1. The circuitry of ripple counter is more complex than that of synchronous counter.
2. The maximum frequency of operation of ripple counter depends on the modulus of the counter.
3. The maximum frequency of operation of synchronous counter does not depend on the modulus of the counter.

Which of the above statements are correct?

Q. An equivalent 2's complement representation of the 2's complement number 1101 is

Q. In a 7 segment display the segments a, c, d, f, g are lit. The decimal number displayed will be

Q. The minimum number of comparators required to build an 8 bit flash ADC is

Q. For a Mod-64 synchronous counter the number of flip flops and AND gates needed is

Q. A 4 bit DAC gives an output of 4.5 V for input of 1001. If input is 0110, the output is

Q. Boolean expression for the output of XNOR (Equivalent) logic gate with inputs A and B is

Q. An SR flip flop can be built using NOR gates or NAND gates.

Q. A 14 pin NOT gate 1C has __________ NOT gates.

Q. F's complement of (2BFD)hex is

Q. A 4 bit ripple counter uses flip flops with propagation delay of 50 ns each. The maximum clock frequency which can be used is

Q. An AND gate has two inputs A and B and one inhibit input S. Out of total 8 input states, output is 1 in

Q. 268₁₀ = __________ .

Q. In a JK Master slave flip flop

Q. A pulse train with a 1 MHz frequency is counted using a 1024 modulus ripple counter using JK flip flops. The maximum propagation delay for each flip-flop should be

Q. What will be maximum input that can be converted for a 6 bit dual slope A/D converter uses a reference of -6v and a 1 MHz clock. It uses a fixed count of 40 (101000).

Q. If number of information bits is 11, the number of parity bits in Hamming code is

Recommended Subjects

Are you eager to expand your knowledge beyond Electronics and Communication Engineering? We've handpicked a range of related categories that you might find intriguing.

Click on the categories below to discover a wealth of MCQs and enrich your understanding of various subjects. Happy exploring!